Rodyti trumpą aprašą

dc.rights.licenseVisos teisės saugomos / All rights reserveden_US
dc.contributor.authorElashkar, Nahla
dc.contributor.authorIbrahim, Ghada
dc.contributor.authorAboudina, Mohamed
dc.contributor.authorFahmy, Hossam
dc.contributor.authorHussein, Ahmed
dc.date.accessioned2026-01-06T11:45:19Z
dc.date.available2026-01-06T11:45:19Z
dc.date.issued2024
dc.identifier.isbn9798350352429en_US
dc.identifier.issn2831-5634en_US
dc.identifier.urihttps://etalpykla.vilniustech.lt/handle/123456789/159670
dc.description.abstractThe present paper introduces and illustrates a novel, straightforward Phase-Frequency Detection (PFD) circuit based on two memristor components. This PFD approach can represent the phase or frequency difference between two sinusoidal inputs as a DC signal. As a result, the suggested method does away with the Low Pass Filter (LPF) block in the Phase-Locked Loop (PLL) structure, resulting in a reduction in the dissipated power and overall system area and an increase in the PLL efficiency when employed in many applications such as the communications module of body implants. First, the linear dopant drift memristor model is used to derive a closed-form analytical solution for the proposed PFD concept. Later, simulations for the proposed PFD circuit are carried out utilizing the more realistic nonlinear dopant drift memristor model to verify the validity of the expected findings despite considering all known non-idealities of actually realized memristor devices. The emergence of this circuit will encourage the investigation and development of the first memristor-based PLL system, which can be constructed directly using this Phase detector cascaded by a memristor-based Voltage Controlled Oscillator (VCO), with the latter being extensively researched in the literature.en_US
dc.format.extent5 p.en_US
dc.format.mediumTekstas / Texten_US
dc.language.isoenen_US
dc.relation.urihttps://etalpykla.vilniustech.lt/handle/123456789/159404en_US
dc.source.urihttps://ieeexplore.ieee.org/document/10542599en_US
dc.subjectanalog circuiten_US
dc.subjectfrequency detectoren_US
dc.subjectlinear dopant driften_US
dc.subjectmemristoren_US
dc.subjectnonlinear dopant driften_US
dc.subjectphase detectoren_US
dc.subjectphase-locked loopen_US
dc.titleMemristor-Based Phase-Frequency Detector for Phase-Locked Loop Applicationsen_US
dc.typeKonferencijos publikacija / Conference paperen_US
dcterms.accrualMethodRankinis pateikimas / Manual submissionen_US
dcterms.issued2024-06-05
dcterms.references11en_US
dc.description.versionTaip / Yesen_US
dc.contributor.institutionElectronics Research Instituteen_US
dc.contributor.institutionCairo Universityen_US
dcterms.sourcetitle2024 IEEE Open Conference of Electrical, Electronic and Information Sciences (eStream), April 25, 2024, Vilnius, Lithuaniaen_US
dc.identifier.eisbn9798350352412en_US
dc.identifier.eissn2690-8506en_US
dc.publisher.nameIEEEen_US
dc.publisher.countryUnited States of Americaen_US
dc.publisher.cityNew Yorken_US
dc.identifier.doihttps://doi.org/10.1109/eStream61684.2024.10542599en_US


Šio įrašo failai

FailaiDydisFormatasPeržiūra

Su šiuo įrašu susijusių failų nėra.

Šis įrašas yra šioje (-se) kolekcijoje (-ose)

Rodyti trumpą aprašą