Rodyti trumpą aprašą

dc.rights.licenseVisos teisės saugomos / All rights reserveden_US
dc.contributor.authorLee, Tzung-Je
dc.contributor.authorKuo, Shih-Hsien
dc.contributor.authorChiou, Ji-Hau
dc.contributor.authorWang, Chua-Chin
dc.contributor.authorGerfers, Friedel
dc.date.accessioned2026-01-09T10:39:48Z
dc.date.available2026-01-09T10:39:48Z
dc.date.issued2025
dc.identifier.isbn9798331598747en_US
dc.identifier.issn2831-5634en_US
dc.identifier.urihttps://etalpykla.vilniustech.lt/handle/123456789/159707
dc.description.abstractThis paper proposess a Low-Power 10-bit 72 MS/s Successive Approximation Analog-to-Digital Converter (SAR ADC), implemented using TSMC 40 nm CMOS technology. The proposed design possesses an innovative dynamic adjustment SAR logic circuit to reduce the conversion power consumption and shorten the conversion time such that smapling rate is up to 72 MS/s. Additionally, a novel high-density and low noise unit capacitor structure is utilized to replace traditional MOM and MIM capacitors. This new capacitor architecture with extremely low unit capacitance could further reduce the power consumption during capacitor switching period. According to the simulation results, the proposed architecture achieves a 10-bit resolution, with a maximum DNL of 0.817 LSB and a maximum INL of 0.895 LSB. The SNDR is simulated to be 58.904 dB and 53.39 dB with the input frequenct at 7.19 MHz and 35.84 MHz, respectively.en_US
dc.description.sponsorshipNational Science and Techonology Councilen_US
dc.description.sponsorshipTSRI (Taiwan Semiconductor Research Institute) of NARL (National Applied Research Laboratories)en_US
dc.format.extent4 p.en_US
dc.format.mediumTekstas / Texten_US
dc.language.isoenen_US
dc.relation.urihttps://etalpykla.vilniustech.lt/handle/123456789/159405en_US
dc.source.urihttps://ieeexplore.ieee.org/document/11016865en_US
dc.subjectLow poweren_US
dc.subjectHigh speeden_US
dc.subjectSAR ADCen_US
dc.subjectunit capacitoren_US
dc.subjectSNDRen_US
dc.titleA Low-Power 10-bit 72 MS/s Continuous Successive-Approximation Analog-to-Digital Converteren_US
dc.typeKonferencijos publikacija / Conference paperen_US
dcterms.accrualMethodRankinis pateikimas / Manual submissionen_US
dcterms.issued2025-06-02
dcterms.references9en_US
dc.description.versionTaip / Yesen_US
dc.contributor.institutionNational Sun Yat-Sen Universityen_US
dc.contributor.institutionTechnische Universität Berlinen_US
dcterms.sourcetitle2025 IEEE Open Conference of Electrical, Electronic and Information Sciences (eStream), April 24, 2025, Vilnius, Lithuaniaen_US
dc.identifier.eisbn9798331598730en_US
dc.identifier.eissn2690-8506en_US
dc.publisher.nameIEEEen_US
dc.publisher.countryUnited States of Americaen_US
dc.publisher.cityNew Yorken_US
dc.description.grantnumberMOST 109-2221-E-110-079-en_US
dc.description.grantnumberMOST 111- 2221-E-110-016-en_US
dc.description.grantnumberNSTC 113-2923-E-110-001en_US
dc.identifier.doihttps://doi.org/10.1109/eStream66938.2025.11016865en_US


Šio įrašo failai

FailaiDydisFormatasPeržiūra

Su šiuo įrašu susijusių failų nėra.

Šis įrašas yra šioje (-se) kolekcijoje (-ose)

Rodyti trumpą aprašą